| Computer Architecture Contents | | |-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Chapter 1 (Data Representation) | <ol> <li>Data Types</li> <li>Number Systems</li> <li>Decimal Representation</li> <li>Alphanumeric Representation</li> <li>(r-1)'s complement</li> <li>(r')s complement</li> <li>Fixed point Representation</li> <li>Floating -Point Representation</li> </ol> | | Chapter 2 (Register Transfer and Microoperations) | <ol> <li>Register transfer language &amp; operations</li> <li>Arithmetic microoperations</li> <li>Logic microoperations</li> <li>Shift microoperations</li> <li>Arithmetic logic shift unit</li> </ol> | | Chapter 3 (Basic Computer<br>Organisation and Design) | <ol> <li>Instruction codes</li> <li>Computer registers</li> <li>Computer Instructions</li> <li>Timing and control</li> <li>Instruction Cycle</li> <li>Memory reference instructions</li> <li>Input/ Output and Interrupt</li> <li>Design of basic Computer</li> </ol> | | Chapter 4 (Design of Control Unit) | <ol> <li>Control memory</li> <li>Design of control unit <ul> <li>Microprogrammed</li> <li>Hardwired</li> <li>comparative study of both</li> </ul> </li> </ol> | | Chapter 5 (Central Processing Unit) | <ol> <li>General Register Organisation</li> <li>Stack Organisation</li> <li>Instruction formats <ul> <li>Three-Address Instructions</li> <li>One-Address Instructions</li> <li>Zero-Address Instructions</li> <li>RISC Instructions</li> </ul> </li> <li>Addressing Modes</li> <li>Data transfer and manipulations</li> <li>Program control</li> <li>RISC and CISC architecture</li> </ol> | | Chapter 6 (Input-Output<br>Organisation) | <ol> <li>Peripheral devices</li> <li>I/O Interface</li> <li>Asynchronous data transfer</li> <li>Modes of transfer</li> </ol> | | | 5. Priority interrupt | |---------------------------------|-------------------------------------------| | | 6. DMA | | | 7. I/O processor | | | 8. Serial communication | | Chapter 7 (Mamory Organisation) | Memory hierarchy | | Chapter 7 (Memory Organisation) | 1 | | | 2. Main memory | | | 3. Auxiliary memory | | | 4. Associative memory | | | 5. Cache memory | | | 6. Virtual memory | | | 7. Memory management hardware | | Chapter 8 (Advanced concepts of | Concept of pipeline | | Computer Architecture) | 2. Arithmetic pipeline | | | 3. Instruction pipeline | | | 4. Vector processors and array processors | | | 5. Introduction to parallel processing | | | 6. Interprocessor communication & | | | synchronization |